# LECTURE 15 – RESISTOR IMPLEMENTATIONS AND CURRENT SINKS AND SOURCES LECTURE ORGANIZATION

## **Outline**

- Resistor implementations
- Simple current sinks and sources
- Improved performance current sinks and sources
- Summary

## CMOS Analog Circuit Design, 3rd Edition Reference

Pages 128-138

#### RESISTOR IMPLEMENTATION USING MOSFETS

#### **Real Resistors versus MOSFET Resistors**

- Smaller in area than actual resistors
- Can pass a large current through a large resistance without a large voltage drop



AC resistance = 
$$\frac{v_{ds}}{i_d} = \frac{1}{g_{ds}}$$

where

$$g_{ds} \approx \frac{\beta}{2} (V_{GS} - V_T)^2 \lambda = I_D \lambda$$

## **MOS Diode as a Resistor**

AC and DC resistance:

DC resistance = 
$$\frac{V_{DS}}{I_D} = \frac{V_T}{I_D} + \sqrt{\frac{2}{\beta I_D}}$$



Small-Signal Load (AC resistance):

$$D = G$$

$$D = G$$

$$G \stackrel{\longrightarrow}{\leftarrow}$$

$$V_{gs} g$$

$$S \stackrel{\longrightarrow}{\circ}$$

$$v_{gs} \quad g_m v_{gs} \quad \downarrow \qquad r_{ds} \quad \downarrow \qquad v_{ds}$$

$$S \quad \bar{\circ} \quad \qquad \bar{\circ} \quad S$$

$$120522-01$$

AC resistance = 
$$\frac{v_{ds}}{i_d} = \frac{1}{g_m + g_{ds}} \approx \frac{1}{g_m}$$

where

$$g_m = \beta(V_{GS}-V_T) = \sqrt{2\beta I_D}$$

## **Use of the MOSFET to Implement a Floating Resistor**

In many applications, it is useful to implement a resistance using a MOSFET. First, consider the simple, single MOSFET implementation.





## <u>Cancellation of Second-Order Voltage Dependence – Parallel MOSFETs</u>

Circuit:



Assume both devices are non-saturated

$$i_{D1} = \beta_1 \left[ (v_{AB} + V_C - V_T) v_{AB} - \frac{v_{AB}^2}{2} \right]$$

$$i_{D2} = \beta_2 \left[ (V_C - V_T) v_{AB} - \frac{v_{AB}^2}{2} \right]$$

$$i_{AB} = i_{D1} + i_{D2} = \beta \left[ v_{AB}^2 + (V_C - V_T) v_{AB} - \frac{v_{AB}^2}{2} + (V_C - V_T) v_{AB} - \frac{v_{AB}^2}{2} \right]$$

$$i_{AB} = 2\beta (V_C - V_T) v_{AB} \qquad \Rightarrow \qquad \boxed{R_{AB} = \frac{1}{2\beta (V_C - V_T)}}$$

## **Parallel MOSFET Performance**

#### Voltage-Current Characteristic:



## SPICE Input File:

NMOS parallel transistor realization M1 2 1 0 5 MNMOS W=15U L=3U M2 2 4 0 5 MNMOS W=15U L=3U .MODEL MNMOS NMOS VTO=0.75, KP=25U, +LAMBDA=0.01, GAMMA=0.8 PHI=0.6 VC 1 2 E1 4 0 1 2 1.0 VDS 10 0 VSS 5 0 DC -5 .DC VDS -2.0 2.0 .2 VC 3 7 1 .PRINT DC I(VSENSE) .PROBE .END

VSENSE 10 2 DC 0

#### SIMPLE CURRENT SINKS AND SOURCES

## **Ideal Current Sinks and Sources**

What is an ideal current sink or source?



- Current is fixed at a value of  $I_o$
- Voltage can be any value from  $+\infty$  to  $-\infty$
- Be careful when using a current sink or source to replace a MOSFET sink/source in simulation

## **Characterization of MOSFET Sinks and Sources**

A sink/source is characterized by two quantities:

- $r_{out}$  a measure of the "flatness" of the current sink/source (its independence of voltage)
- $V_{MIN}$  the min. across the sink or source for which the current is no longer constant NMOS Current Sink:



Note: The NMOS current sink can only have positive values of v.

# **PMOS Current Source**



## **Gate-Source Voltage Components**

It is important to note that the gate-source voltage consists of two parts as illustrated below:



 $V_{GS} = V_{T0} + V_{ON} = \text{Part to enhance the channel} + \text{Part to cause current flow}$  where

$$V_{ON} = V_{DS}(\text{sat}) = V_{GS} - V_{T0}$$

$$\therefore V_{MIN} = V_{ON} = V_{DS}(\text{sat}) = \sqrt{\frac{2I_D}{K'(W/L)}} \text{ for the simple current sink.}$$

Note that  $V_{MIN}$  can be reduced by using large values of W/L.

## **Simulation of a Simple MOS Current Sink**



#### Comments:

 $V_{MIN}$  is too large - desire  $V_{MIN}$  to approach zero, at least approach  $V_{CE}(\text{sat})$ 

Slope too high - desire the characteristic to be flat implying very large output resistance

$$(K_N' = 110 \mu \text{A/V}^2, V_T = 0.7 \text{V} \text{ and } \lambda = 0.04 \text{V}^{-1}) \implies r_{ds} = 250 \text{k}\Omega$$

# How is $V_{GG}$ Implemented?

The only voltage source assumed available is  $V_{DD}$ .

Therefore,  $V_{GG}$ , can be implemented in many ways with the example below being one way.



Better and more stable implementations of  $V_{GG}$  will be shown later.

#### IMPROVED PERFORMANCE CURRENT SINKS

## **Improving the Performance of the Simple NMOS Current Sink**

The simple NMOS current sink shown previously had two problems.

- 1.) The value of  $V_{MIN}$  may be too large.
- 2.) The output resistance (250k $\Omega$ ) was too small.

How can the designer solve these problems?

1.) The first problem can be solved by increasing the *W/L* value of the NMOS transistor.

$$V_{MIN} = V_{ON} = V_{DS}(\text{sat}) = \sqrt{\frac{2I_D}{K'(W/L)}}$$

In the simulation shown previously,

$$V_{MIN} = \sqrt{\frac{2 \cdot 100 \mu A}{110 \mu A/V^2 \cdot 10}} = 0.426 V$$

We could decrease this to 0.1V with a W/L = 182.

2.) How can the small output resistance be increased? Answer is feedback.

# Blackman's Formula for Finding the Resistance at a Port with Feedback<sup>†</sup>

Blackman's formula to find the resistance at a port X, is based on the following circuit:

The resistance seen looking into port X is given as,

$$R_{x} = R_{x}(k=0) \left[ \frac{1 + RR(\text{port shorted})}{1 + RR(\text{port opened})} \right]$$

The return ratio, *RR*, is found by changing the dependent source to an independent source as shown:

Therefore, the return ratio is defined as,

$$RR = -\frac{v_C}{v_{C'}} = -\frac{i_C}{i_{C'}}$$



The key is to find a feedback circuit that when we calculate the RR, it is non-zero when port X is shorted and zero when port X is opened. In this case, the resistance at port X is

$$R_{\chi} = R_{\chi}(k=0)[1 + RR(\text{port shorted})]$$

<sup>†</sup> R.B. Blackman, "Effect of Feedback on Impedance," Bell Sys. Tech.J., Vol. 23, pp. 269-277, October 1943.

## **How to find the Proper Type of Feedback**

For the port *X*, the circuit variables associated with the input port should be able to be expressed as,

Input Variable to Port X = Signal variable to the circuit – Feedback variable where the variables can be voltage or current.

1.) Series feedback (variables are voltage):

$$RR(V_x = 0) \neq 0$$
  
 $RR(I_x = 0) = 0$  ( $V_{in}$  is disconnected from  $V_{fb}$ )



2.) Shunt feedback (variables are current):

$$RR(V_x = 0) = 0$$
 ( $I_{in}$  is disconnected from  $I_{fb}$ )  
 $RR(I_x = 0) \neq 0$ 



We see that for series feedback RR(port opened) will be zero and for shunt feedback that RR(port shorted) will be zero.

Therefore, to boost the resistance at port *X* select series feedback!

# **Increasing the Output Resistance of the Simple Current Sink**

Choosing series feedback, we select the following circuit to boost the output resistance of the simple current sink:

Assume that we can neglect the bulk effect and find the input resistance by 1.) small-signal analysis and 2.) return ratio method.





$$v_{\mathcal{X}} = (i_{\mathcal{X}} + g_{m}v_{s})r_{ds} + i_{\mathcal{X}}R$$

1.) Small-signal Analysis:
$$v_{x} = (i_{x} + g_{m}v_{s})r_{ds} + i_{x}R$$

$$v_{x} = (i_{x} + g_{m}i_{x}R)r_{ds} + i_{x}R = i_{x}(r_{ds} + R + g_{m}r_{ds}R)$$

$$\therefore R_{\chi} = \frac{v_{\chi}}{i_{\chi}} = r_{dS} + R + g_{m}r_{dS}R \approx g_{m}r_{dS}R$$

$$\downarrow \qquad \qquad \downarrow \qquad \downarrow \qquad \qquad \qquad \downarrow \qquad \qquad \qquad \qquad \downarrow \qquad \qquad \qquad \downarrow \qquad \qquad \qquad \downarrow \qquad \qquad \qquad \downarrow \qquad \qquad \qquad$$

100325-11

$$R_x(k=0) = R_x(g_m=0) = r_{ds} + R$$

2.) Return Ratio:  

$$R_{\chi}(k=0) = R_{\chi}(g_{m}=0) = r_{ds} + R$$

$$RR(v_{\chi}=0) = -\frac{v_{C}}{v_{C}} = g_{m} \left(\frac{r_{ds}R}{r_{ds}+R}\right)$$

$$RR(i_{\chi}=0) = 0$$

$$\therefore R_{x} = (r_{ds} + R) \left[ 1 + g_{m} \left( \frac{r_{ds}R}{r_{ds} + R} \right) \right] = r_{ds} + R + g_{m}r_{ds}R \approx g_{m}r_{ds}R$$

#### **Cascode Current Sink**

Replacing *R* with the simple current sink leads to a practical implementation shown as:



Small signal output resistance:

Noting that  $v_{gs1} = v_{g2} = v_{b2} = 0$  and writing a loop equation we get,

$$v_{out} = (i_{out} - g_{m2}v_{gs2} - g_{mbs2}v_{bs2})r_{ds2} + r_{ds1}i_{out}$$

However,

$$v_{gs2} = 0 - v_{s2} = -i_{out}r_{ds1}$$
 and  $v_{bs2} = 0 - v_{s2} = -i_{out}r_{ds1}$ 

Therefore,

$$v_{out} = i_{out}[r_{ds1} + r_{ds2} + g_{m2}r_{ds1}r_{ds2} + g_{mbs2}r_{ds1}r_{ds2}]$$

or

$$r_{\text{out}} = \frac{v_{out}}{i_{out}} = r_{ds1} + r_{ds2} + g_{m2}r_{ds1}r_{ds2} + g_{mbs2}r_{ds1}r_{ds2} \approx g_{m2}r_{ds1}r_{ds2}$$

A general principle is beginning to emerge:

The output resistance of a cascode circuit  $\approx R \times (Common \ source \ voltage \ gain \ of \ the \ cascoding \ transistor)$ 

# Design of V<sub>GG1</sub> and V<sub>GG2</sub>



- 1.)  $V_{GG1}$  is selected to provide the desired current. M1 is assumed to be in saturation.
- 2.)  $V_{GG2}$  is selected to keep  $V_{DS1}$  as small as possible and still be in saturation.

$$V_{GG2} = V_{DS1}(\text{sat}) + V_{GS2} = V_{DS1}(\text{sat}) + V_T + V_{DS2}(\text{sat})$$
  
If  $W_1/L_1 = W_2/L_2$ , then  $V_{GG2} = 2V_{DS}(\text{sat}) + V_T = 2V_{ON} + V_T$ 

Thus, for the previous NMOS current sink,  $V_{GG2}$  would be equal to,

$$V_{GG2} = 2(0.426) + 0.7 = 1.552V$$

## **Simulation of the Cascode CMOS Current Sink**

## **Example**

Use the model parameters  $K_N$ '=110 $\mu$ A/V<sup>2</sup>,  $V_T$ = 0.7 and  $\lambda_N$  = 0.04V<sup>-1</sup> to calculate (a) the small-signal output resistance for the simple current sink if  $I_{OUT}$  = 100 $\mu$ A and (b) the small-signal output resistance for the cascode current sink with  $I_{OUT}$  = 100 $\mu$ A. Assume that all W/L values are 1.



#### **Solution**

(a) Using  $\lambda = 0.04$  V<sup>-1</sup> and  $I_{OUT} = 100\mu$ A gives  $r_{ds1} = 250\text{k}\Omega = r_{ds2}$ . (b) Ignoring the bulk effect, we find that  $g_{m1} = g_{m2} = 469\mu$ S which gives  $r_{out} = (250\text{k}\Omega)(469\mu\text{S})(250\text{k}\Omega) = 29.32\text{M}\Omega$ .

## **High-Swing Cascode Current Sink**

This current sink achieves the smallest possible  $V_{MIN}$ .

Since

$$V_{ON} = \sqrt{\frac{2I_D}{K'(W/L)}}$$

then if L/W of M4 is quadrupled,  $V_{ON}$  is doubled to get

$$V_{MIN} = 2V_{ON}$$
.





## Example

Use the cascode current sink configuration above to design a current sink of 100µA and a  $V_{MIN} = 1$ V. Assume the device parameters of Table 3.1-2.

#### Solution

With  $V_{MIN} = 1$ V, choose  $V_{ON} = 0.5$ V. Assuming M1 and M2 are identical gives

$$\frac{W}{L} = \frac{2 \cdot I_{OUT}}{K' \cdot V_{ON}^2} = \frac{2 \cdot 100 \times 10^{-6}}{110 \times 10^{-6} \times 0.25} = 7.27 \implies \frac{W_1}{L_1} = \frac{W_2}{L_2} = \frac{W_3}{L_3} = \frac{7.27}{L_3} \text{ and } \frac{W_4}{L_4} = \frac{1.82}{L_5}$$

Unfortunately, the drain voltages of M1 and M3 are not matched.

## **Improved High-Swing Cascode Current Sink**

Because the drain-source voltages of the matching transistors, M1 and M3 are not equal,  $i_{OUT} \neq I_{REF}$ .

To circumvent this problem the cascode current sink shown is utilized:

Note that the drain-source voltage of M1 and M3 are identical causing  $i_{OUT}$  to be a replication of  $I_{REF}$ .



## Design Procedure

1.) Since  $V_{MIN} = 2V_{ON} = 2V_{DS}(\text{sat})$ , let  $V_{ON} = 0.5V_{MIN}$ .

2.) 
$$V_{ON} = \sqrt{\frac{2I_{REF}}{K'(W/L)}}$$
  $\Rightarrow \frac{W_1}{L_1} = \frac{W_2}{L_2} = \frac{W_3}{L_3} = \frac{W_5}{L_5} = \frac{2I_{REF}}{K'V_{ON}^2} = \frac{8I_{REF}}{K'V_{MIN}^2}$ 

3.) 
$$\frac{W_4}{L_4} = \frac{2I_{REF}}{K'(V_{GS4}-V_T)^2} = \frac{2I_{REF}}{K'(2V_{ON})^2} = \frac{I_{REF}}{2K'V_{ON}^2}$$

#### **Signal Flow in Transistors**

The last example brings up an interesting and important point. This point is illustrated by the following question, "How does  $I_{REF}$  flow into the M3-M5 combination of transistors since there is no path to the gate of M5?"

Consider how signals flow in transistors:



Answer to the above question:

As  $V_{DD}$  increases (i.e. the circuit begins to operate),  $I_{REF}$  cannot flow into the drain of M5, so it flows through the path indicated by the arrow to the gate of M3. It charges the stray capacitance and causes the gate-source voltage of M3 to increase to the exact value necessary to cause  $I_{REF}$  to flow through the M3-M5 combination.



# Example 15-1 - Design of a Minimum V<sub>MIN</sub> Current Sink

Assume  $I_{REF} = 100 \mu A$  and design a cascode current sink with a  $V_{MIN} = 0.3 V$  using the following parameters: VTO=0.7, KP=110U, LAMBDA=0.04, GAMMA=0.4, PHI=0.7 *Solution* 

From the previous equations, we get

$$\frac{W_1}{L_1} = \frac{W_2}{L_2} = \frac{W_3}{L_3} = \frac{W_5}{L_5} = \frac{8I_{REF}}{K'V_{MIN}^2} = \frac{8 \cdot 100}{110 \cdot (0.3\text{V})^2} = 80.8 \text{ and}$$

$$\frac{W_4}{L_4} = \frac{I_{REF}}{2K'V_{ON}^2} = \frac{100}{2 \cdot 110 \cdot 0.15^2} = 20.2$$

#### **Simulation Results:**

Low Vmin Cascade Current Sink - Method No. 2 M1 5 1 0 0 MNMOS W=81U L=1U M2 2 3 5 5 MNMOS W=81U L=1U M3 4 1 0 0 MNMOS W=81U L=1U M4 3 3 0 0 MNMOS W=20U L=1U M5 1 3 4 4 MNMOS W=81U L=1U .MODEL MNMOS NMOS VTO=0.7 KP=110U +LAMBDA=0.04 GAMMA=0.4 PHI=0.7 **VDD 6 0 DC 5V** IIN1 6 1 DC 100U IIN2 6 3 DC 100U **VOUT 2 0 DC 5.0** .OP .DC VOUT 5 0 0.05 .PRINT DC ID(M2) .END



# Self-Biased Cascode Current Sink<sup>†</sup>

The  $V_T + 2V_{ON}$  bias voltage is developed through a series resistor.

Design procedure:

Same as the previous except

$$R = \frac{V_{ON}}{I_{REF}} = \frac{V_{MIN}}{2I_{REF}}$$

For the previous example,

$$R = \frac{0.3 \text{V}}{2 \cdot 100 \mu \text{A}} = 1.5 \text{k}\Omega$$

If the reference current is small, R can become large.



<sup>†</sup> T.L. Brooks and A.L. Westwick, "A Low-Power Differential CMOS Bandgap Reference," *Proc. of IEEE Inter. Solid-State Circuits Conf.*, Feb. 1994, pp. 248-249.

## **Minimum Voltage Cascode Sinks**

The following configuration gives increased output resistance with a fixed minimum voltage drop of  $V_{Dsat}$ :  $R_{out}(4) = \frac{7}{q_m} + 8r_{ds}$ 



output resistance is increasing by a factor of  $2^{n-1}$  for each cascade device and the minimum voltage across the sink remains constant at  $V_{DSat}$ .

The upper transistor is in saturation while all the other transistors have  $V_{DS} = 0$  which implies that  $g_m = 0$  and  $r_{ds} = 1/g_m(\text{sat})$ .

This really only works well if the transistors are isolated and the bulk can be connected to the source.

The area required for the sink will increase significantly because of the isolation.

## **Minimum Voltage Cascode Current Mirrors**

The previous technique can be used to create current mirrors with low minimum input

 $i_{IN}$ 

and output voltages as shown.



The input resistance to the current mirrors can be written as  $R_{in} \approx \frac{n}{g_m}$ . This is illustrated

by the following small signal model (remember when  $V_{DS} = 0$  that  $g_m = 0$  and  $r_{ds} = 0$ 

 $1/g_m(\text{sat})$ .



# MOS Regulated Cascode Sink<sup>†</sup>





#### Comments:

• Achieves very high output resistance by increasing the loop gain (return-ratio) due to the M4-M5 inverting amplifier.

$$LG = g_{m3}r_{ds2} \left(\frac{g_{m4}}{g_{ds4} + g_{ds5}}\right) \approx \frac{g_{m3}r_{ds2}g_{m4}r_{ds4}}{2}$$

If 
$$r_{ds4} \approx r_{ds5}$$
, then  $r_{out} \approx \frac{r_{ds3}g_{m3}r_{ds2}g_{m4}r_{ds4}}{2}$ 

• M3 maintains "constant" current even though it is no longer in the saturation region.

<sup>†</sup> E. Sackinger and W. Guggenbuhl, "A Versatile Building Block: The CMOS Differential Difference Amplifier," *IEEE J. of Solid-State Circuits*, vol. SC-22, no. 2, pp. 287-294, April 1987.

## **Regulated Cascode Current Sink - Continued**

Small signal model:

Solving for the output resistance:

$$i_{out} = g_{m3}v_{gs3} + g_{ds3}(v_{out}-v_{gs4})$$

But

$$v_{gs4} = i_{out}r_{ds2}$$



and

$$v_{gs3} = v_{g3} - v_{s3} = -g_{m4}(r_{ds4}||r_{ds5})v_{gs4} - v_{gs4} = -r_{ds2}[1 + g_{m4}(r_{ds4}||r_{ds5})]i_{out}$$

$$i_{out} = -g_{m3}r_{ds2}[1 + g_{m4}(r_{ds4}||r_{ds5})]i_{out} + g_{ds3}v_{out} - g_{ds3}r_{ds2}i_{out}$$

$$v_{out} = r_{ds3}[1 + g_{m3}r_{ds2} + g_{ds3}r_{ds2} + g_{m3}r_{ds2}g_{m4}(r_{ds4}||r_{ds5})]i_{out}$$

$$\therefore r_{out} = \frac{v_{out}}{i_{out}} = r_{ds3}[1 + g_{m3}r_{ds2} + g_{ds3}r_{ds2} + g_{m3}r_{ds2}g_{m4}(r_{ds4}||r_{ds5})]$$

$$\approx r_{ds3}g_{m3}r_{ds2}g_{m4}(r_{ds4}||r_{ds5})$$

If  $I_{REF} = 100 \mu A$ , all W/Ls are  $10 \mu m/1 \mu m$  we get  $r_{ds} = 0.25 M\Omega$  and  $g_m = 469 \mu S$  which gives

$$r_{out} \approx (0.25 \text{M}\Omega)(469 \mu \text{S})(0.25 \text{M}\Omega)(469 \mu \text{S})(0.125 \text{M}\Omega) = 1.72 \text{G}\Omega$$

## **Can 1GΩ Output Resistance Really be Achieved?**

No, because of substrate currents.

Substrate currents are caused by impact ionization due to high electric fields cause an impact which generates a hole-electron pair. The electrons flow out the drain and the holes flow into the substrate causing a substrate current flow.



Fig130-7

Max. output resistance  $\approx 500 M\Omega$ -1G $\Omega$ 

Substrate current:

$$i_{DB} = K_1(v_{DS} - v_{DS}(\text{sat}))i_D e^{-[K_2/(v_{DS} - v_{DS}(\text{sat}))]}$$

where

 $K_1$  and  $K_2$  are process-dependent parameters

(typical values: 
$$K_1 = 5V^{-1}$$
 and  $K_2 = 30V$ )

Small-signal model:

$$g_{db} = \frac{i_{DB}}{v_{DB}} = K_2 \frac{I_{DB}}{V_{DS} - V_{DS}(\text{sat})} \approx 1 \text{nS}$$

 $G \circ B$   $S \qquad \text{Fig130-8}$ 

This conductance will prevent the realization of very high-output resistances.

## Minimizing the V<sub>MIN</sub> of the Regulated Cascode Current Sink

 $V_{MIN}$ :

Without the use of the  $V_{O1}$  battery shown,  $V_{MIN}$  is pretty bad. It is,

$$V_{MIN} = V_{GS4} + V_{DS3}(\text{sat}) = V_T + 2V_{ON}$$

Minimizing  $V_{MIN}$ :

If  $V_{O1} = V_T$ , then  $V_{MIN} = 2V_{ON}$ . This is accomplished by the following circuit:



A number of solutions exist. For example, let  $I_B = I_{REF}$ . This gives  $I_{D4A} = 5.824I_{REF}$  assuming all W/L ratios are identical.

# Example 15-2 - Design of a Minimum V<sub>MIN</sub> Regulated Cascode Current Sink

Design a regulated cascode current sink for  $100\mu A$  and minimum voltage of  $V_{MIN} = 0.3V$ .

#### **Solution**

Let the W/L ratios of M1 through M5 be equal and let  $I_B = 10\mu A$ . Therefore,

$$V_{MIN} = 0.3 \text{V} = V_{ON3} + V_{ON2} = \sqrt{\frac{2 \cdot 100 \mu \text{A}}{110 \mu \text{A/V}^2(W/L)}} + \sqrt{\frac{2 \cdot 110 \mu \text{A}}{110 \mu \text{A/V}^2(W/L)}}$$

$$= \sqrt{\frac{2 \cdot 100 \mu A}{110 \mu A/V^2(W/L)}} (\sqrt{1} + \sqrt{1.1})$$

Therefore,

$$0.3V = \sqrt{\frac{2 \cdot 100 \mu A}{110 \mu A/V^2(W/L)}} (2.049)$$

$$\frac{W}{L} = \frac{2 \cdot 100 \mu A \cdot 2.049^2}{110 \mu A/V^2 0.32} = 84.8 \approx 85.$$
With  $I_B = 10 \mu A$ , then  $I_{D4A} = (\sqrt{10} + \sqrt{110})^2 = 186 \mu A$ 



## Comparison of the MOS Cascode and Regulated Cascode Current Sink

Close examination in the knee area reveals interesting differences.

Simulation results:



#### Comments:

- The regulated cascode current is smaller than the cascode current because the drain-source voltages of M1 and M2 are not equal.
- The regulated cascode current sink has a smaller  $V_{MIN}$  due to the fact that M3 can have a drain-source voltage smaller than  $V_{DS}(\mathrm{sat})$

**SUMMARY** 

# **Summary of Both BJT and MOS Current Sinks/Sources**

| Current Sink/Source                | $r_{OUT}$                                              | $V_{MIN}$              |
|------------------------------------|--------------------------------------------------------|------------------------|
| Simple MOS Current Sink            | $r_{ds} = \frac{1}{\lambda I_D}$                       | $V_{DS}(\text{sat}) =$ |
|                                    | _                                                      | $V_{ON}$               |
| Simple BJT Current Sink            | $v_A = \frac{V_A}{V_A}$                                | $V_{CE}(sat)$          |
|                                    | $r_O = \frac{VA}{I_C}$                                 | ≈ 0.2V                 |
| Cascode MOS                        | $\approx g_{m2}r_{ds2}r_{ds1}$                         | $2V_{ON}$              |
| Cascode BJT                        | $\approx \beta_F r_o$                                  | $2V_{CE}(\text{sat})$  |
| Regulated Cascode Current Sink     | $\approx r_{ds}3g_{m}3r_{ds}2g_{m}4(r_{ds}4  r_{ds}5)$ | $\approx V_T + V_{ON}$ |
| Minimum V <sub>MIN</sub> Regulated | $\approx r_{ds}3g_{m}3r_{ds}2g_{m}4(r_{ds}4  r_{ds}5)$ | $\approx V_{ON}$       |
| Cascode Current Sink               | us some us control us to us to us some                 | O1V                    |

## **Resistor Implementations**

- MOSFET resistors may use less area than actual resistors
- Linearity is the primary issue for MOSFET resistor realizations